

# Novel Charge Sensitive Amplifier Design Methodology suitable for Large Detector Capacitance Applications

Thomas Noulis <sup>a</sup>, Stylianos Siskos <sup>a</sup>, Gerard Sarrabayrouse <sup>b,c</sup> and Laurent Bary <sup>b,c</sup>

<sup>a</sup> Electronics Laboratory of Physics Department, Aristotle University of Thessaloniki, Aristotle University Campus, 54124 Thessaloniki, Greece.

<sup>b</sup> CNRS; LAAS; 7 avenue du colonel Roche, F-31077 Toulouse, France

<sup>c</sup> Université de Toulouse; UPS, INSA, INP, ISAE; LAAS; F-31077 Toulouse, France

[tnoul@physics.auth.gr](mailto:tnoul@physics.auth.gr), [siskos@physics.auth.gr](mailto:siskos@physics.auth.gr), [sarra@laas.fr](mailto:sarra@laas.fr), [bary@laas.gr](mailto:bary@laas.gr)

## Abstract

*Current mode charge sensitive amplifier (CSA) topology and related methodology for use as pre-amplification block in radiation detection read out front end IC systems is proposed<sup>1</sup>. It is based on the use of a suitably configured current conveyor topology providing advantageous noise performance characteristics in comparison to the typical used CSA structures. In the proposed architecture the noise at the output of the CSA is independent of the detector capacitance value, allowing the use of large area detectors without affecting the system noise performance. Theoretical analysis and simulation analysis are performed concerning the operation – performance of the proposed topology. Measurement results on a current mode CSA prototype fabricated with a 0.35  $\mu\text{m}$  CMOS process by Austriamicrosystems are provided supporting the theoretical and simulation results and confirming the performance mainly in terms of the noise performance dependency on the detector capacitance value.*

## I. INTRODUCTION

Noise, power, volume and weight specifications are very stringent in radiation detection applications. Using CMOS technology, that can withstand dose of irradiation, a fully integrated readout front end system can be implemented at low cost. This offers all the advantages of an integrated solution like low power consumption small area and weight. However, the most crucial motivation is that the implementation of readout electronics and semiconductor detectors onto the same chip offers enhanced detection sensitivity thanks to improved noise performances [1]-[6]. Placing the first stage of the front-end close to the detector electrode reduces the amount of material and complexity in the active detection area and minimizes connection-related stray capacitances.

The noise performance of the amplification stage (preamplifier) determines the overall system noise and therefore needs optimization. A folded cascode architecture is commonly used in the implementation of the preamplifier, mainly because of its low input capacitance [6]-[14]. On the other hand a current mode structure could be an attractive alternative to the more typical voltage mode one, since the signal is processed in the current domain, avoiding high

voltage swings during charging and discharging of the parasitic capacitance and keeping the internal nodes of the circuit at low impedance values. While many current mode preamplifiers were so far suggested [15]-[19], none has provided any great advantage over the traditional voltage mode structure.

In this work an alternative implementation is presented and configured, providing output noise independent of the detector capacitance thus allowing the use of large area detectors without affecting the system noise performance, high easily adjustable dc gain and satisfactory performance regarding speed requirements.

## II. METHODOLOGY & ARCHITECTURE

A current mode approach is used in order to implement an alternative CSA using basically a second generation current conveyor (CCII). A CCII is defined by the following relation between the terminal currents and voltages.

$$\begin{bmatrix} I_y \\ V_x \\ I_z \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 \\ 1 & 0 & 0 \\ 0 & \pm 1 & 0 \end{bmatrix} \cdot \begin{bmatrix} V_y \\ I_x \\ V_z \end{bmatrix} \quad (1)$$

where the subscripts x, y and z, refer to the terminals labelled X, Y and Z in Fig. 1. The CCII is defined in both positive and negative version (the +sign is used for the CCII+ type and the -sign for the CCII- type). The current mode preamplifier using a CMOS CCII implementation is shown in Fig. 2. The operation of a CCII cell, it is described using the equations below:

$$i_y = 0, i_x = i_z, \text{ and } v_x = v_y, \quad (2)$$

Using the configuration of Fig. 2 a charge signal is fed to the X input node (the detector model is given in Fig. 1,  $C_d$  is the detector capacitance) and the output voltage is given by:

$$i_{in} = 0, \text{ and } v_{out} = i_{out} Z_{out} \quad (3)$$

where the output impedance  $Z_{out}$  configured by the parallel connection of  $R_f$ , and  $C_f$  and using a Laplace representation, is given byUsing the configuration of Figure 2 a charge signal is fed to the X input node and the output voltage is given by ( $C_d$  is the detector capacitance):

<sup>1</sup> Patent pending



Figure 1: Second Generation Current Conveyor (CCII).



Figure 2: Proposed Current mode CSA architecture

$$Z_{out} = \frac{R_f}{R_f C_f s + 1} \quad (4)$$

From equations (3) and (4) the transfer function of the circuit is given by:

$$H(s) = \frac{V_{out}}{i_m} = \frac{R_f}{R_f C_f s + 1} \quad (5)$$

The DC gain and the 3-dB frequency of the architecture are  $A_{DC} = R_f$  and  $\omega_0 = 1/R_f C_f$  respectively. The particular structure implements a charge amplifier or generally a trans-impedance amplifier function where the gain and the operating bandwidth are determined by the selection of passive elements  $R_f$ ,  $C_f$ . Very important regarding the radiation detection application is the fact that the detector is connected to node X, which is practically a virtual ground since the Y input is grounded. The detector capacitance does not affect the transfer function of the proposed topology.

### III. CURRENT MODE CSA OPERATION ANALYSIS- SIMULATION RESULTS

The above alternative CSA was designed and simulated in a  $0.35 \mu\text{m}$  CMOS process (3.3V/5V 2P/3M) commercially available by Austriamicrosystems (AMS) using a previously designed [20] high gain CCII cell. A high gain CCII circuit is similar to a second generation current conveyor but it has a large current gain from X to Z rather than the unity gain of the standard CCII so as to characterize it as a high gain second generation current conveyor [21]. This amplifier is constructed by a negative second generation current conveyor and a transconductance output buffer. The CMOS high gain CCII circuit, with a current mirror input stage, was configured in order to implement the particular architecture and it is depicted in Figure 3.

The topology power supplies were  $V_{DD} = -V_{SS} = 1.65$  Volt. The gate of MOSFET  $M_{bias}$  was biased with 970 mV.



Figure 3: CMOS high gain CCII

All the simulations were performed using HSPICE and SPECTRE simulators and the BSIM3V3.2 MOSFET model (Level 49) at 250C. The simulated AC response of figure 2 charge amplifying topology, for  $R_f$  resistor values of  $10 \text{ k}\Omega$ ,  $32.8 \text{ k}\Omega$  and  $100 \text{ k}\Omega$  and a capacitance  $C_f$  of  $20 \text{ pF}$  is depicted in Figure 4. Table 1 contains the theoretical and the respective simulated gain and 3-dB frequency performance parameters. The respective  $\sigma\%$  error is below 1% for all three configurations in both gain and operating bandwidth performance, confirming the proposed architecture operation analysis.

Table 1: Current mode CSA theoretical and simulated response

| $R_f$ C <sub>f</sub> elements          | Gain   |            | 3-dB Frequency (kHz) |            |
|----------------------------------------|--------|------------|----------------------|------------|
|                                        | Theory | Simulation | Theory               | Simulation |
| $10\text{ k}\Omega$ & $20\text{ pF}$   | 80.00  | 79.98      | 796.2                | 795.6      |
| $32.8\text{ k}\Omega$ & $20\text{ pF}$ | 90.31  | 90.23      | 242.8                | 242.6      |
| $100\text{ k}\Omega$ & $20\text{ pF}$  | 100.0  | 99.76      | 79.6                 | 79.3       |

The above analysis confirms the advantageous operation of the proposed architecture since the gain and the operation BW can be easily adjusted selecting properly the passive elements  $R_f$  and  $C_f$ . In addition, the particular technique provides relatively high gain performance in a wide operating BW. The most important feature of the proposed current mode CSA configuration is that the total output noise and in particular the rms output noise is independent of the detector capacitance value.



Figure 4: Current mode CSA architecture frequency (gain) response for different feedback resistance  $R_f$  values.



Figure 5: Current mode CSA architecture output noise voltage spectral densities, for different detector capacitance values.

Regarding the noise performance of the proposed topology, a respective simulation is provided in Figure 5. The CCII CSA noise performance was simulated for detector capacitances ranging from 2 pF to 40 pF. The feedback elements  $R_f$  and  $C_f$  were selected equal to 32.8 k $\Omega$  and 20 pF respectively. As it is obvious the noise performance is the same for all the capacitance values in the frequency range up to 100 kHz, which is basically the frequency range of interest.

#### IV. MEASUREMENT RESULTS

The above alternative CSA was fabricated in 0.35  $\mu$ m CMOS process by Austriamicrosystems (AMS). A photograph (magnified) of the high gain Current Conveyor is shown in Figure 6. The measured input and output signal of the proposed structure for  $R_f = 1$  k $\Omega$  and  $C_f = 20$  pF are depicted in Figure 7 and Figure 8 respectively (transient response), for a detector capacitance value of 2 pF. Regarding the input signal and in particular the detector specifications, the input signal corresponds to a radiation signal of 875Me-charge and time duration of 400 ns (collection of 90% of the total Q). The detector leakage current is equal to 10 pA.



Figure 6: Magnification of the second generation high gain current conveyor circuit.



Figure 7: Current mode CSA measured input signal



Figure 8: Current mode CSA measured output signal.

The proposed topology can detect and amplify the input signal and implements a charge sensitive pre-amplifier stage providing easily achievable application specified charge and discharge times and high gain performance for a relatively large operating bandwidth. Respective noise measurements in relation to the above noise simulations were also performed. Measurement results are depicted in Fig. 9. These results confirm the theoretical analysis and the simulation results since the output rms noise is independent of the detector capacitance value.



Figure 9: Measurement of the Current mode CSA output noise performance.

## V. SUMMARY

An alternative novel current mode CSA topology and a related methodology are proposed, for use in capacitive radiation detection read out front end IC systems. It is based on the use of current mode topologies and in particular on a current conveyor suitably configured. A transimpedance amplifying topology is presented, showing advantage for charge amplification, providing easily adjustable gain and operating bandwidth. The proposed structure is fully integrated and provides advantageous noise performance for large detector capacitance applications since the detector capacitance is not included in the transfer function and does not affect the bias of the input stage. The proposed topology can be implemented using a variety of current mode circuits like CCI and other current mode architectures, suitably configured.

## References

- [1] V. Radeka, P. Rehak, S. Rescia, E. Gatti, A. Longoni, M. Sampietro, P. Holl, L. Strüder and J. Kemmer, "Design of a charge sensitive preamplifier on high resistivity silicon," *IEEE Trans. Nuclear Science*, vol.35, no.1, pp.155-159, Feb. 1988.
- [2] V. Radeka, P. Rehak, S. Rescia, E. Gatti, A. Longoni, M. Sampietro, G. Bertuccio, P. Holl, L. Strüder and J. Kemmer, "Implanted silicon JFET on completely depleted high-resistivity devices," *IEEE Electron Devices Letters*, vol.10, no.2, pp.91-94, Jan. 1989.
- [3] J. C. Lund, F. Olschner, P. Bennett and L. Rehn, "Epitaxial n-channel JFETs integrated on high resistivity silicon for X-ray detectors," *IEEE Trans. Nuclear Science*, vol.42, no.4, pp.820-823, Aug. 1995.
- [4] P. Lechner, S. Eckbauer, R. Hartmann, S. Krisch, D. Hauff, R. Richter, H. Soltau, L. Strüder, C. Fiorini, E. Gatti, A. Longoni and M. Sampietro, "Silicon drift detectors for high resolution room temperature X-ray spectroscopy," *Nuclear Instruments and Methods*, vol.A377, pp.346-351, Aug. 1996.
- [5] L. Ratti, M. Manghisoni, V. Re and V. Speziali, "Integrated front-end electronics in a detector compatible process: source-follower and charge-sensitive preamplifier configurations," in: R. B. James (ed.), *Hard X-Ray and Gamma-Ray Detector Physics III*, Proc. SPIE 4507, pp.141-151, Dec. 2001.
- [6] Z. Y. Chang and W. Sansen, "Effect of 1/f noise on the resolution of CMOS analog readout systems for microstrip and pixel detectors," *Nuclear Instruments and Methods*, vol.305, no.3, pp.553-560, Aug. 1991.
- [7] W. Sansen and Z. Y. Chang, "Limits of low noise performance of detector readout front ends in CMOS technology," *IEEE Trans. Circuits and Systems*, vol.37, no.11, pp.1375-1382, Nov. 1990.
- [8] C. Kapnistis, K. Misiakos and N. Haralabidis, "Noise performance of pixel readout electronics using very small area devices in CMOS technology," *Nuclear Instruments and Methods*, vol.458, no.3, pp.729-737, Feb. 2001.
- [9] Y. Hu, G. Deptuch, R. Turchetta and C. Guo, "A low noise, low power CMOS SOI readout front-end for silicon detectors leakage current compensation capability," *IEEE Trans. on Circuits and Systems I*, vol.48, no.8, pp.1022-1030, Aug. 2001.
- [10] P. Grybos, A. E. Cabal Rodriguez, M. Idzik, J. Lopez Gaitan, F. Prino, L. Ramello, K. Swientek and P. Wiacek, "RX64DTH - A fully integrated 64-channel ASIC for digital X-ray imaging system with energy window selection," *IEEE Trans. Nuclear Science*, vol.52, no.4, pp.839-846, Aug. 2005.
- [11] N. Randazzo, G. V. Russo, C. Caligiore, D. LoPresti, C. Petta, S. Reito, L. Todaro, G. Fallica, G. Valvo, M. Lattuada, S. Romano, A. Tumino, "Integrated front-end for a large strip detector with E,  $\Delta E$  and position measurements," *IEEE Trans. Nuclear Science*, vol.46, no.6, pp.1300-1309, Oct. 1999.
- [12] P. Grybos and W. Dabrowski, "Development of a fully integrated readout system for high count rate position-sensitive measurements of X-rays using silicon strip detectors," *IEEE Trans. Nuclear Science*, vol.48, no.3, pp.466-472, June 2001.
- [13] C. Kapnistis, K. Misiakos and N. Haralabidis, "A small area charge sensitive readout chain with a dual mode of operation," *Analog Integrated Circuits and Signal Processing*, vol. 27, pp. 39-48, 2001.
- [14] J. C. Stanton "A low power low noise amplifier for 128 channel detector read-out chip," *IEEE Trans. Nuclear Science*, vol.36, no.1, pp.522-527, Feb. 1989.
- [15] J. Wulleman, "Current mode charge pulse amplifier in CMOS technology for use with particle detectors", *Electronics Letters*, vio. 32, no.6, pp. 515-516, 1996.
- [16] Fei Yuan, "Low voltage CMOS current-mode preamplifier: Analysis and design", *IEEE Transactions on Circuits and Systems* 53(1), 26-39, 2006.
- [17] F. Anghinolfi, P. Aspell, M. Campbell, E.H.M Heijne, P. Jarron, G. Meddeler, and J.C. Santiard, "ICON, a current mode preamplifier in CMOS technology for use with high rate particle detectors", *IEEE Transactions on Nuclear Science* 40(3), 271-274, 1993.
- [18] T. Vanisri, and C. Toumazou, "Low-noise optimization of current-mode transimpedance optical preamplifiers", *IEEE*, pp. 966-969.1993
- [19] Arie Arbel, "Innovative current sensitive differential low noise preamplifier in CMOS", *Proc. ICECS*, pp. 69-72, 1996.
- [20] T. Noulis, S. Siskos, L. Bary, G .Sarrabayrouse, "Non Inverting Voltage Amplifier noise analysis using a  $CCII^\infty$  based structure", *IFIP/IEEE SOCVLSI 2008*, Rhodos, Greece, pp.11-16, October 2006.
- [21] K. Koli, "CMOS current amplifiers: speed versus nonlinearity," Ph.D. dissertation, Dept. Electrical and Communications Engineering, Helsinki Univ. of Technology, Finland, 2000.